# به نام خدا

فایل گزارش پروژه درس VHDL

Designing Hardware Block to handle AD4030 ADC with VHDL

رامین اصیلی

401611022

## شمای المان های داخل ADC:



Figure 1. Functional Block Diagram

ارتباط با این 24 ADC بیتی توسط پروتکل SPI است. این آیسی قابلیت ارسال دیتای spi به صورت 2-line , 1-line و 4-line (Quad SPI) را دارا میباشد.

## شرح پایه های مورد نیاز برای طراحی بلوک سخت افزاری:

SDO0 SDO1 SDO2 SDO3 •

خروجی دیتای سریال . نتایج تبدیل روی این پایه ها قرار میگیرد . این پایه ها با SCK سنکرون شده است

- SDI •
- ورودی دیتای سریال.
  - SCK •
- ورودی کلاک دیتای سریال
  - CS •
  - ورودی chip select

#### RST •

ورودی Active Low ریست

#### CNV •

ورودی convert . لبه ی بالا رونده روی این پایه ، device را روشن میکند و device شروع به convert میکند.

## BUSY\_SCKOUT •

نشان دهنده ی مشغول بودن ADC وقتی که در مود SPI Clocking است. این پین در شروع یک تبدیل 1 میشود و زمانی که فرایند تبدیل پایان یافت 0 میشود. وقتی در مود SCKOUT است این پین یک بازتاب از کلاک ورودی توسط master یا منبع کلاک داخلی است.

Table 13. BUSY SCKOUT Pin Behavior vs. Clocking Mode

| Clocking Mode                                                             | Behavior                                                                                                                                                                                                                                        |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI Clocking Mode                                                         | Valid BUSY_SCKOUT pin signal for the ADC conversion status. The busy signal on the BUSY_SCKOUT pin goes high when a conversion is triggered by the CNV signal. The busy signal on the BUSY_SCKOUT pin goes low when the conversion is complete. |
| Echo Clock Mode  Bit clock. The BUSY_SCKOUT pin is a delaye of SCK input. |                                                                                                                                                                                                                                                 |
| Host Clock Mode                                                           | Bit clock. The BUSY_SCKOUT pin sources the clock signal from the internal oscillator.                                                                                                                                                           |

## مود دسترسی به رجیستر ها

به صورت پیش فرض در زمان روشن شدن دستگاه در مود conversion است بنابر این برای دسترسی کاربر به رجیستر ها باید دستور مخصوصی توسط master ارسال شود. مانند زیر:



Figure 5. Register Configuration Mode Command Timing

# همچنین برای خواندن از و نوشتن در رجیستر ها باید طبق الگوی زیر رفتار کنیم:



Figure 4. Register Configuration Mode Read Timing



Figure 3. Register Configuration Mode Write Timing

بعد از عمل خواندن و نوشتن رجیستر ها از این مود خارج شویم. خارج شدن از مود تنظیمات رجیستر با نوشتن مقدار 0x01 در رجیستر EXIT configuration با آدرس 0x0014 میباشد.

به طور خلاصه:

- **1.** Perform a read back from a dummy register address 0x3FFF, to enter the register configuration mode.
- 2. Read back from or write to the desired user register addresses.
- **3.** Exit the register configuration mode by writing 0x01 to register address 0x0014. Exiting register configuration mode causes the register updates to take effect.

## همچنین میتوان به صورت stream با رجیستر ها ارتباط برقرار کرد:



Figure 51. Stream Mode Bulk Register Read Back Operation

## الزامات رعايت timing ها در طراحي



Figure 10. Host Clock Mode Timing, DDR, 1-Lane

Table 7. Host Clock Mode Timing

| Parameter                                   | Symbol               | Min                        | Тур  | Max                        | Unit |
|---------------------------------------------|----------------------|----------------------------|------|----------------------------|------|
| SCK Period                                  | t <sub>sckout</sub>  |                            |      |                            |      |
| OSC_DIV = No Divide                         |                      | 11.8                       | 12.5 | 13.3                       | ns   |
| OSC_DIV = Divide by 2                       |                      | 23.6                       | 25   | 26.6                       | ns   |
| OSC_DIV = Divide by 4                       |                      | 47.4                       | 50   | 53.2                       | ns   |
| SCK Low Time                                | tsckoutl             | 0.45 × t <sub>SCKOUT</sub> |      | 0.55 × t <sub>SCKOUT</sub> | ns   |
| SCK High Time                               | t <sub>scкоитн</sub> | 0.45 × t <sub>SCKOUT</sub> |      | 0.55 × t <sub>SCKOUT</sub> | ns   |
| CS Falling Edge to First SCKOUT Rising Edge | tosckout             |                            |      |                            |      |
| VIO > 1.71 V                                |                      | 10                         | 13.6 | 19                         | ns   |
| VIO > 1.14 V                                |                      | 10                         | 15   | 21                         | ns   |
| Skew Between Data and SCKOUT                | t <sub>SKEW</sub>    | -0.4                       | 0    | +0.4                       | ns   |
| Last SCKOUT Edge to CS Rising Edge          | tsckoutcs            | 5.2                        |      |                            | ns   |
| CS Rising Edge to SDO High Impedance        | t <sub>CSDIS</sub>   |                            |      | 9                          | ns   |

## مود های کاری :

این آیسی دو نوع مود کاری دارد:

- Basic single sample
  - Averaging mode •



Figure 56. Basic Single Sample Conversion Cycle



جهت اجتناب از پیچیدگی های سخت افزاری و جهت درک ساده تر روند پروژه ، سخت افزار طراحی شده برای راه اندازی این آیسی در مود Basic Single Sample صورت خواهد گرفت

# خلاصه ای از کل رجیستر ها :

| Reg  | Name                   | Bits  | Bit 7                 | Bit 6              | Bit 5               | Bit 4            | Bit 3                 | Bit 2 | Bit 1  | Bit 0              | Reset | R/W |
|------|------------------------|-------|-----------------------|--------------------|---------------------|------------------|-----------------------|-------|--------|--------------------|-------|-----|
| 0x00 | INTERFACE_CONFIG<br>_A | [7:0] | SW_RESET              | RESERVED           | ADDR_ASC<br>ENSION  | SDO_EN<br>ABLE   | RES                   | ERVED |        | SW_RES<br>ETX      | 0x10  | R/W |
| 0x01 | INTERFACE_CONFIG<br>_B | [7:0] | SINGLE_INST           | STALLING           | RESE                | RVED             | SHORT_INST<br>RUCTION |       | RESER  | VED                | 0x00  | R/W |
| 0x02 | DEVICE_CONFIG          | [7:0] |                       |                    | RESERVE             | )                |                       |       | OPER   | ATING_MO<br>DES    | 0x00  | R/W |
| 0x03 | CHIP_TYPE              | [7:0] |                       | RESERV             | 'ED                 |                  |                       | CHIP_ | TYPE   |                    | 0x07  | R   |
| 0x04 | PRODUCT_ID_L           | [7:0] |                       |                    | PRO                 | DUCT_ID[7        | :0]                   |       |        |                    | 0x00  | R   |
| 0x05 | PRODUCT_ID_H           | [7:0] |                       |                    | PRO                 | DUCT_ID[1        | 5:8]                  |       |        |                    | 0x20  | R   |
| 0x06 | CHIP_GRADE             | [7:0] |                       | (                  | GRADE               |                  |                       | DEVI  | CE_REV | ISION              | 0x00  | R   |
| 0x0A | SCRATCH_PAD            | [7:0] |                       |                    | SCF                 | ATCH_VAL         | JE                    |       |        |                    | 0x00  | R/W |
| 0x0B | SPI_REVISION           | [7:0] | SPI_T\                | /PE                |                     |                  | VERSION               |       |        |                    | 0x81  | R   |
| 0x0C | VENDOR_L               | [7:0] |                       |                    |                     | VID[7:0]         |                       |       |        |                    | 0x56  | R   |
| 0x0D | VENDOR_H               | [7:0] |                       |                    |                     | VID[15:8]        |                       |       |        |                    | 0x04  | R   |
| 0x0E | STREAM_MODE            | [7:0] |                       |                    | LC                  | OP_COUN          |                       |       |        |                    | 0x00  | R/W |
| 0x11 | INTERFACE_STATUS _A    | [7:0] | RES                   | ERVED              | CLOCH<br>OUNT_<br>R |                  | RESERVED              |       |        |                    | 0x00  | R/W |
| 0x14 | EXIT_CFG_MD            | [7:0] |                       |                    | RESER               | VED              |                       |       |        | EXIT_CO<br>NFIG_MD | 0x00  | R/W |
| 0x15 | AVG                    | [7:0] | AVG_SYNC              | RESE               | ERVED               |                  | AVG_VAL               |       |        |                    | 0x00  | R/W |
| 0x16 | OFFSET_LB              | [7:0] |                       |                    | USE                 | USER_OFFSET[7:0] |                       |       |        | 0x00               | R/W   |     |
| 0x17 | OFFSET_MB              | [7:0] |                       | USER_OFFSET[15:8]  |                     |                  |                       | 0x00  | R/W    |                    |       |     |
| 0x18 | OFFSET_HB              | [7:0] |                       | USER_OFFSET[23:16] |                     |                  |                       | 0x00  | R/W    |                    |       |     |
| 0x19 | UNUSED1_LB             | [7:0] |                       |                    | UI                  | NUSED1[7:0       |                       |       |        |                    | 0x00  | R/W |
| 0x1A | UNUSED1_MB             | [7:0] |                       |                    | UN                  | USED1[15:8       | 3]                    |       |        |                    | 0x00  | R/W |
| 0x1B | UNUSED1_HB             | [7:0] |                       |                    | UN                  | JSED1[23:1       | 6]                    |       |        |                    | 0x00  | R/W |
| 0x1C | GAIN_LB                | [7:0] |                       |                    | US                  | ER_GAIN[7:       | 0]                    |       |        |                    | 0x00  | R/W |
| 0x1D | GAIN_HB                | [7:0] |                       | USER GAIN[15:8]    |                     |                  |                       | 0x80  | R/W    |                    |       |     |
| 0x1E | UNUSED2_LB             | [7:0] |                       | UNUSED2[7:0]       |                     |                  |                       |       | 0x00   | R/W                |       |     |
| 0x1F | UNUSED2_HB             | [7:0] |                       | UNUSED2[15:8]      |                     |                  |                       |       | 0x80   | R/W                |       |     |
| 0x20 | MODES                  | [7:0] | LANE                  | MD                 | CLK                 | MD               | DDR MD OUT DATA MD    |       | TA_MD  | 0x00               | R/W   |     |
| 0x21 | OSCILLATOR             | [7:0] |                       | OSC_L              | İMIT                |                  | ·                     | OSC   | _DIV   |                    | 0x00  | R/W |
| 0x22 | 10                     | [7:0] |                       |                    | RESER               | VED              |                       |       |        | IO2X               | 0x00  | R/W |
| 0x23 | TEST_PAT_BYTE0         | [7:0] |                       | TEST DATA PAT[7:0] |                     |                  |                       | 0x0F  | R/W    |                    |       |     |
| 0x24 | TEST_PAT_BYTE1         | [7:0] | TEST_DATA_PAT[15:8]   |                    |                     |                  | 0x0F                  | R/W   |        |                    |       |     |
| 0x25 | TEST_PAT_BYTE2         | [7:0] |                       |                    | TEST                | DATA_PAT[2       | 3:16]                 |       |        |                    | 0x5A  | R/W |
| 0x26 | TEST_PAT_BYTE3         | [7:0] |                       |                    |                     | DATA_PAT[3       |                       |       |        |                    | 0x5A  | R/W |
| 0x34 | DIG_DIAG               | [7:0] | PÓWERUP_CÓ<br>MPLETED | RESET_OC<br>CURRED |                     |                  |                       |       |        | FUSE_CR<br>C_EN    | 0x40  | R/W |
| 0x35 | DIG_ERR                | [7:0] |                       |                    | RESER               | VED              |                       |       |        | FUSE_CR<br>C_ERR   | 0x00  | R/W |

Address: 0x00, Reset: 0x10, Name: INTERFACE\_CONFIG\_A

Interface configuration settings.



#### **INTERFACE CONFIGURATION B REGISTER**

Address: 0x01, Reset: 0x00, Name: INTERFACE\_CONFIG\_B

Additional interface configuration settings.



#### **DEVICE CONFIGURATION REGISTER**

Address: 0x02, Reset: 0x00, Name: DEVICE\_CONFIG



#### STREAM MODE REGISTER

Address: 0x0E, Reset: 0x00, Name: STREAM\_MODE

Defines the length of the loop when streaming data.



#### **EXIT CONFIGURATION MODE REGISTER**

Address: 0x14, Reset: 0x00, Name: EXIT\_CFG\_MD



#### **MODES REGISTER**

Address: 0x20, Reset: 0x00, Name: MODES



## TEST PATTERN REGISTERS

Address: 0x23, Reset: 0x0F, Name: TEST\_PAT\_BYTE0



Address: 0x24, Reset: 0x0F, Name: TEST\_PAT\_BYTE1



Address: 0x25, Reset: 0x5A, Name: TEST\_PAT\_BYTE2



Address: 0x26, Reset: 0x5A, Name: TEST\_PAT\_BYTE3



# فرمت DATA

دیتای جمع آوری شده توسط مبدل به صورت زیر است که فرمت چینش آن توسط رجیستر MODE\_REGISTER قابل تنظیم است.



Figure 43. Summary of Selectable Output Sample Formats

ارائه بلوک پیشنهادی سخت افزار برای کنترل ADC مورد نظر:



طرح پیشنهادی برای کنترل این آیسی به این صورت است که ابتدا باید سخت افزار SPI را جهت ارتباط با ADC طراحی کرد ، ، سپس بلوکی را جهت فرمان دادن حالت های مورد نیاز جهت کنترل این آیسی طرح و پیاده سازی کنیم.

روند کار به این صورت است که:

1. هنگامی که ADC روشن میشود به صورت پیشفزض در مود conversion است . برای اینکه بتوان به مود تنظیمات این آیسی رفت باید ابتدا دستور 0xBFFF00 را توسط spi به آیسی ارسال کنیم.



Figure 5. Register Configuration Mode Command Timing



2. سپس جهت تنظیم single instruction mode ، مقدار 0x80 را در رجیستر ۱ سپس جهت تنظیم INTERFACR CONGIGURATION B قرار دارد میریزیم

#### INTERFACE CONFIGURATION B REGISTER

Address: 0x01, Reset: 0x00, Name: INTERFACE\_CONFIG\_B

Additional interface configuration settings.



Table 18. Bit Descriptions for INTERFACE CONFIG B

| Bits | Bit Name                                                 | Description                                                                                 | Reset | Access |
|------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|-------|--------|
| 7    | SINGLE_INST Select Streaming or Single Instruction Mode. |                                                                                             | 0x0   | R/W    |
|      |                                                          | 0: streaming mode is enabled. The address decrements as successive data bytes are received. |       |        |
|      |                                                          | 1: single instruction mode is enabled.                                                      |       |        |
|      | STALLING                                                 | Reserved for Stalling Feature.                                                              | 0x0   | R/W    |
| 5:4] | RESERVED                                                 | Reserved.                                                                                   | 0x0   | R      |
|      | SHORT_INSTRUCTION                                        | Set the Instruction Phase Address to 7 Bits or 15 Bits.                                     | 0x0   | R      |
|      |                                                          | 0: 15-bit addressing.                                                                       |       |        |
|      |                                                          | 1: 7-bit addressing.                                                                        |       |        |



**3.** سپس جهت تنظیم فومت دیتای خروجی باید رجیستر MODES را تنظیم کنیم . برای تنظیم خروجی سریال یک لاین و مود SPI clocking و همچنین فرمت خروجی 24 بیت ، مقدار 0x00 را در این رجیستر قرار می دهیم.

#### **MODES REGISTER**

Address: 0x20, Reset: 0x00, Name: MODES



Table 37. Bit Descriptions for MODES

| Bits  | Bit Name    | Description                                                   | Reset | Access |
|-------|-------------|---------------------------------------------------------------|-------|--------|
| [7:6] | LANE_MD     | Lane Mode Select.                                             | 0x0   | R/W    |
|       |             | 00 = one lane.                                                |       |        |
|       |             | 01 = two lanes.                                               |       |        |
|       |             | 10 = four lanes.                                              |       |        |
|       |             | 11 = invalid setting.                                         |       |        |
| [5:4] | CLK_MD      | Clock Mode Select.                                            | 0x0   | R/W    |
|       |             | 00 = SPI clocking mode.                                       |       |        |
|       |             | 01 = echo clock mode.                                         |       |        |
|       |             | 10 = host clock mode.                                         |       |        |
|       |             | 11 = invalid setting.                                         |       |        |
| 3     | DDR_MD      | DDR Mode Enable/Disable.                                      | 0x0   | R/W    |
|       |             | 0 = SDR.                                                      |       |        |
|       |             | 1 = DDR (only valid for echo clock mode and host clock mode). |       |        |
| [2:0] | OUT_DATA_MD | Output Data Mode Select.                                      | 0x0   | R/W    |
|       |             | 000 = 24-bit differential data.                               |       |        |
|       |             | 001 = 16-bit differential data + 8-bit common-mode data.      |       |        |
|       |             | 010 = 24-bit differential data + 8-bit common-mode data.      |       |        |
|       |             | 011 = 30-bit averaged differential data + OR bit + SYNC bit.  |       |        |
|       |             | 100 = 32-bit test data pattern (TEST_DATA_PAT).               |       |        |



**4.** سپس برای خروج از مود تنظیمات باید مقدار 0x01 را در رجیستر 0x01 قرار دهیم.

### **EXIT CONFIGURATION MODE REGISTER**

Address: 0x14, Reset: 0x00, Name: EXIT\_CFG\_MD



Table 30. Bit Descriptions for EXIT\_CFG\_MD

| rubic o | . Bit Becomparene for Extr | _0, 0_1112                                                                                                             |       |        |
|---------|----------------------------|------------------------------------------------------------------------------------------------------------------------|-------|--------|
| Bits    | Bit Name                   | Description                                                                                                            | Reset | Access |
| [7:1]   | RESERVED                   | Reserved.                                                                                                              | 0x0   | R      |
| 0       | EXIT_CONFIG_MD             | Exit Register Config Mode. Write 1 to exit register configuration mode. Self clearing upon $\overline{\text{CS}}$ = 1. | 0x0   | R/W    |



## 5. حال میتوان با پالس دادن به پایه ی CNV آیسی ، شروع به تبدیل کردن و خواندن از ADC کرد . به صورت زیر:



## طراحی بلوک SPI\_MASTER



```
entity SPI BLOCK FINAL is
   GENERIC(clk_div : INTEGER := 1);
   PORT(
                        STD LOGIC VECTOR(23 DOWNTO 0);
       tx data : IN
                        STD LOGIC VECTOR(23 DOWNTO 0);
       rx data : OUT
       clock : IN
                        STD_LOGIC;
                        STD_LOGIC;
       busy
       reset
                        STD LOGIC;
       enable : IN
                        STD LOGIC;
                                                               --initiate transaction
       mosi
                        STD LOGIC;
       miso
                        STD_LOGIC;
               : BUFFER STD_LOGIC;
                        STD LOGIC
   );
end SPI_BLOCK_FINAL;
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity SPI_BLOCK_FINAL is
 GENERIC(clk_div : INTEGER := 1);
    tx_data:IN STD_LOGIC_VECTOR(23 DOWNTO 0);
                                                                 --data transmit
    rx_data : OUT STD_LOGIC_VECTOR(23 DOWNTO 0);
                                                                 --data received
    clock : IN STD_LOGIC;
                                                                 --system clock
    busy : OUT STD_LOGIC;
                                                                 --busy / data ready signal
    reset : IN STD_LOGIC;
                                                                 --asynchronous reset
    enable: IN STD_LOGIC;
                                                                 --initiate transaction
    mosi : OUT STD_LOGIC;
                                                                 --master out, slave in
    miso : IN STD_LOGIC;
                                                                 --master in, slave out
    sclk : BUFFER STD_LOGIC;
                                                                 --spi clock
        : OUT STD_LOGIC
                                                                 --spi chip select
 );
end SPI BLOCK FINAL;
architecture Behavioral of SPI_BLOCK_FINAL is
 TYPE Tstate IS (idle, delay, clock0, clock1, compelete);
 SIGNAL state
                    : Tstate;
 SIGNAL S_rx_data
                      : STD_LOGIC_VECTOR(23 DOWNTO 0) := (others=>'0');
 SIGNAL S_tx_data
                     : STD_LOGIC_VECTOR(23 DOWNTO 0) := (others=>'0');
 SIGNAL S_miso
                     : STD_LOGIC;
 SIGNAL ClockCounter : integer := 0;
 SIGNAL index
                    : integer range 0 to 23 := 0;
begin
 process(clock, reset, enable)
 begin
    if(reset = '0') then
      state <= idle;
      S_rx_data <= (others=>'0');
      S_tx_data <= (others=>'0');
      ClockCounter <= 0;
      sclk <= '0';
      index <= 0:
      busy <= '0';
      mosi <= 'Z';
      cs <= '1';
    elsif(clock'EVENT and clock = '1') then
      case state is
        when idle =>
          if(enable = '1') then
            S_tx_data <= tx_data;
            S_rx_data <= (others=>'0');
            state <= delay;
            sclk <= '0';
            busy <= '1';
            ClockCounter <= 0;
```

```
index <= 23;
           end if;
         when delay =>
           cs <= '0';
           mosi <= S_tx_data(index);
           index <= index - 1;
           state <= clock0;
         when clock0 =>
           ClockCounter <= ClockCounter + 1;
           if(ClockCounter = clk\_div) then
             sclk <= '1';
             ClockCounter <= 0;
             state <= clock1;
           end if;
         when clock1 =>
           ClockCounter <= ClockCounter + 1;
           if(ClockCounter = clk_div) then
             sclk <= '0';
             state <= clock0;
             ClockCounter <= 0;
             index <= index - 1;
             if(index >= 0) then
               mosi <= S_tx_data(index);
             else
               state <= compelete;
             end if;
             S_rx_data(index+1) <= S_miso;</pre>
           end if;
         when compelete =>
           state <= idle;
           ClockCounter <= 0;
           sclk <= '0';
           index <= 0;
           busy <= '0';
           mosi <= 'Z';
           rx_data <= S_rx_data;
           cs <= '1';
      end case;
    end if;
  end process;
  S_miso <= miso;
end Behavioral;
```

## طراحي بلوك AD4030\_FSM



```
ntity AD4030_FSM is
                             STD_LOGIC_VECTOR(23 DOWNTO 0);
           DATA
            CLOCK
                             STD_LOGIC;
                             STD_LOGIC;
            START
           DRDY
                             STD_LOGIC;
            RESET
                             STD_LOGIC;
           MOSI
                             STD LOGIC;
                             STD LOGIC;
           MISO
            SCLK
                    : BUFFER STD_LOGIC;
                             STD_LOGIC;
           RST
                    : OUT
                             STD_LOGIC;
            CNV
                             STD_LOGIC;
                             STD_LOGIC
            BUSY
end AD4030 FSM;
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity AD4030 FSM is
  PORT(
                         STD LOGIC VECTOR(23 DOWNTO 0);
      DATA:
                OUT
                                                            --24-bit data achived from adc convertion
      CLOCK:
                IN
                         STD LOGIC;
                                                             --main clock
      START:
                IN
                         STD_LOGIC;
                                                             --start of convert states
      DRDY :
                                                             --ready data to read DATA pins
                OUT
                         STD_LOGIC;
      RESET:
                IN
                         STD_LOGIC;
                                                             --reset the states and stop
                                                             -- MOSI to connect ADC
     MOSI:
                OUT
                         STD LOGIC;
                                                             --MISO to connect ADC
      MISO:
                         STD_LOGIC;
                IN
     SCLK :
                BUFFER STD_LOGIC;
                                                             --SCLK to connect ADC
      CS
                OUT
                         STD_LOGIC;
                                                             --CS to connect ADC
      RST
                         STD LOGIC;
                                                             -- RESET to connect ADC
                OUT
      CNV
                OUT
                         STD LOGIC;
                                                             -- CNV to connect ADC
     BUSY:
                         STD_LOGIC
                                                             --BUSY to connect ADC
                IN
    );
end AD4030 FSM;
architecture Behavioral of AD4030_FSM is
```

```
COMPONENT SPI BLOCK FINAL
  generic(clk_div : INTEGER := 1);
  PORT(
                         STD_LOGIC_VECTOR(23 DOWNTO 0); --data transmit
     tx_data:IN
     rx_data : OUT
                         STD_LOGIC_VECTOR(23 DOWNTO 0); --data received
     clock : IN
                         STD LOGIC;
                                                             --system clock
            : OUT
                         STD_LOGIC;
     busy
                                                             --busy / data ready signal
     reset : IN
                         STD_LOGIC;
                                                             --asynchronous reset
     enable : IN
                         STD_LOGIC;
                                                             --initiate transaction
           : OUT
                         STD LOGIC;
                                                             --master out, slave in
     mosi
           : IN
                         STD_LOGIC;
                                                            --master in, slave out
     miso
     sclk
            : BUFFER
                         STD_LOGIC;
                                                            --spi clock
     cs
             : OUT
                         STD_LOGIC
                                                             --spi chip select
   );
 END COMPONENT;
  signal spi_reset : std_logic := '1';
  signal spi enable : std logic := '0';
  signal spi_tx_data : std_logic_vector(23 downto 0) := X"000000";
 signal spi_rx_data : std_logic_vector(23 downto 0) := X"000000";
 signal spi_busy : std_logic := '0';
 signal s rst : std logic := '1';
 signal s_cnv : std_logic := '0';
               : std_logic := '0';
 signal s_busy
 TYPE Tstate IS (
           IDLE,
           REG INIT CMD, REG SEND CMD, CHK SPIBUSY CMD,
           REG INIT CFG B, REG SEND CFG B, CHK SPIBUSY CFG,
           REG_INIT_MODES_SINGLE, REG_SEND_MODES_SINGLE, CHK_SPIBUSY_MODES,
           REG INIT EXITCMD, REG SEND EXITCMD, CHK SPIBUSY EXITCMD,
           START_CONVERSION, WAIT_FOR_BUSY, CHK_SPIBUSY_READ_DATA, READ_24BIT_DATA
         );
 SIGNAL state
                 : Tstate;
 signal s start
               : std logic := '0';
               : std_logic := '0';
 signal s_reset
 signal s_temp_data : std_logic_vector(23 downto 0) := X"000000";
 signal CycleCount : INTEGER := 0;
begin
 SPIBLOCK: SPI BLOCK FINAL
   generic map (1)
   port map (
     tx_data =>
                    spi_tx_data,
     rx_data =>
                   spi_rx_data,
     clock =>
                  CLOCK,
     busy
            =>
                  spi busy,
     reset =>
                  RESET,
     enable =>
                  spi_enable,
                   MISO,
     miso
     mosi
            =>
                  MOSI,
                  SCLK,
     sclk
           =>
                 CS
     CS
           =>
```

```
);
process(CLOCK, s_reset, s_busy)
begin
  if( s_reset = '0') then
    state <= IDLE;
    s_rst <= '1';
    s_cnv <= '0';
    --spi_reset <= '1';
    DATA <= X"000000";
    DRDY <= '0';
    CycleCount <= 0;
  elsif(clock'EVENT and clock = '1') then
    case state is
       Initiate States
    when IDLE =>
        if(s_start = '1') then
          state <= REG_INIT_CMD;</pre>
        end if;
      when REG_INIT_CMD =>
        spi_tx_data <= x"BFFF00";
        state <= REG_SEND_CMD;</pre>
      when REG_SEND_CMD =>
        spi_enable <= '1';
        state <= CHK_SPIBUSY_CMD;</pre>
      when CHK_SPIBUSY_CMD =>
        if(spi_busy = '1') then
          state <= REG_INIT_CFG_B;
        end if;
      when REG_INIT_CFG_B =>
        spi_enable <= '0';
        spi_tx_data <= x"000180";
        if(spi_busy = '0') then
          state <= REG_SEND_CFG_B;
        end if;
      when REG SEND CFG B =>
        spi_enable <= '1';
        state <= CHK_SPIBUSY_CFG;
      when CHK_SPIBUSY_CFG =>
      if(spi_busy = '1') then
        state <= REG_INIT_MODES_SINGLE;</pre>
      end if;
    when REG INIT MODES SINGLE =>
      spi_enable <= '0';
      spi_tx_data <= x"002000";
      if(spi_busy = '0') then
```

```
state <= REG_SEND_MODES_SINGLE;
 end if;
 when REG_SEND_MODES_SINGLE =>
    spi_enable <= '1';
    state <= CHK_SPIBUSY_MODES;
 when CHK_SPIBUSY_MODES =>
 if(spi_busy = '1') then
    state <= REG_INIT_EXITCMD;</pre>
 end if;
 when REG_INIT_EXITCMD =>
 spi_enable <= '0';
 spi_tx_data <= x"001401";
 if(spi_busy = '0') then
   state <= REG_SEND_EXITCMD;
 end if;
 when REG_SEND_EXITCMD =>
    spi_enable <= '1';
    state <= CHK_SPIBUSY_EXITCMD;
 when CHK SPIBUSY EXITCMD =>
 if(spi_busy = '1') then
   state <= START_CONVERSION;</pre>
 end if;
-- Conversion AND Read DATA
when START_CONVERSION =>
 spi_tx_data <= x"000000";
 spi enable <= '0';
 if(spi_busy = '0') then
    s_cnv <= '1';
    if(s_busy = '1') then
      state <= WAIT_FOR_BUSY;</pre>
    end if;
 end if;
when WAIT_FOR_BUSY =>
 s_cnv <= '0';
 if(s_busy = '0') then
    spi_enable <= '1';
    if(spi_enable = '1') then
      state <= CHK_SPIBUSY_READ_DATA;
    end if;
 end if;
when CHK_SPIBUSY_READ_DATA =>
 spi_enable <= '0';
 if(spi_busy = '0') then
    DRDY <= '0';
    state <= READ_24BIT_DATA;
 end if;
when READ_24BIT_DATA =>
 if(s_busy = '0') then
```

# مدل سازی AD4030 در تست بنچ جهت تست عملکرد صحیح بلاک ها

```
PROCEDURE AD4030_BEHAVIOR (
   SIGNAL MISO: OUT
                          STD_LOGIC;
   SIGNAL MOSI: IN
                          STD_LOGIC;
   SIGNAL SCLK: IN
                          STD_LOGIC;
   SIGNAL CS : IN
                          STD_LOGIC;
   SIGNAL RST: IN
                          STD_LOGIC;
   SIGNAL CNV: IN
                          STD_LOGIC;
   SIGNAL BUSY: OUT
                          STD_LOGIC
 ) IS
VARIABLE SPI_RX : STD_LOGIC_VECTOR(23 DOWNTO 0) := (others => '0');
VARIABLE SPI_TX : STD_LOGIC_VECTOR(23 DOWNTO 0) := X"000000";
PROCEDURE SPI_SLAVE_READ IS
BEGIN
 WAIT UNTIL (falling_edge(CS));
 FOR i IN 23 DOWNTO 0 LOOP
   WAIT UNTIL (rising_edge(SCLK));
   SPI_RX(i) := MOSI;
 END LOOP;
END SPI_SLAVE_READ;
```

```
PROCEDURE SPI_SLAVE_WRITE IS
BEGIN
 WAIT UNTIL (falling_edge(CS));
 FOR i IN 23 DOWNTO 0 LOOP
      \mathsf{MISO} \mathrel{<=} \mathsf{SPI\_TX}(\mathsf{i});
   WAIT UNTIL (falling_edge(SCLK));
 END LOOP;
END SPI_SLAVE_WRITE;
BEGIN
    SPI_SLAVE_READ;
    IF SPI_RX=X"BFFF00" THEN
      SPI_SLAVE_READ;
      IF SPI_RX=X"000180" THEN
        SPI_SLAVE_READ;
        IF SPI_RX=X"002000" THEN
          SPI_SLAVE_READ;
          IF SPI_RX=X"001401" THEN
            WHILE(TRUE) LOOP
              WAIT UNTIL (rising_edge(CNV));
              BUSY <= '1';
              WAIT FOR 300NS;
              BUSY <= '0';
              SPI_SLAVE_WRITE;
              SPI_TX := std_logic_vector(unsigned(SPI_TX)+1);
            END LOOP;
          END IF;
        END IF;
      END IF;
    END IF;
```

END AD4030\_BEHAVIOR;

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.numeric_std.all;
use std.textio.all;
use std.env.finish;
entity AD4030_FSM_tb is
end AD4030_FSM_tb;
architecture Behavioral of AD4030_FSM_tb is
  constant clk_hz : integer := 50e6;
  constant clk_period : time := 1 sec / clk_hz;
  COMPONENT AD4030_FSM
  PORT(
    DATA : OUT STD_LOGIC_VECTOR(23 DOWNTO 0);
   CLOCK : IN STD_LOGIC;
   START : IN STD_LOGIC;
    DRDY : OUT STD_LOGIC;
    RESET : IN STD_LOGIC;
    MOSI : OUT STD_LOGIC;
    MISO : IN STD_LOGIC;
   SCLK : BUFFER STD_LOGIC;
    CS : OUT STD_LOGIC;
    RST : OUT STD_LOGIC;
   CNV : OUT STD_LOGIC;
    BUSY : IN STD_LOGIC
   );
  END COMPONENT;
  signal tb_DATA : std_logic_vector(23 downto 0) := X"000000";
  signal\ tb\_CLOCK \quad : \quad std\_logic := '0';
  signal tb_START : std_logic := '0';
  signal tb_DRDY : std_logic := '0';
  signal tb_RESET : std_logic := '1';
  signal tb_MOSI : std_logic := '0';
  signal tb_MISO : std_logic := '0';
  signal tb_SCLK : std_logic := '0';
```

```
signal tb_CS : std_logic := '0';
signal tb_RST : std_logic := '0';
signal tb_CNV : std_logic := '0';
signal tb_BUSY : std_logic := '0';
------
PROCEDURE AD4030_BEHAVIOR (
   SIGNAL MISO: OUT STD_LOGIC;
   SIGNAL MOSI: IN STD_LOGIC;
   SIGNAL SCLK: IN STD_LOGIC;
   SIGNAL CS : IN STD_LOGIC;
   SIGNAL RST: IN STD_LOGIC;
   SIGNAL CNV: IN STD_LOGIC;
   SIGNAL BUSY: OUT STD_LOGIC
 ) IS
VARIABLE SPI_RX : STD_LOGIC_VECTOR(23 DOWNTO 0) := (others => '0');
VARIABLE SPI_TX : STD_LOGIC_VECTOR(23 DOWNTO 0) := X"0000000";
PROCEDURE SPI_SLAVE_READ IS
BEGIN
 WAIT UNTIL (falling_edge(CS));
 FOR i IN 23 DOWNTO 0 LOOP
   WAIT UNTIL (rising_edge(SCLK));
   SPI_RX(i) := MOSI;
 END LOOP;
END SPI_SLAVE_READ;
PROCEDURE SPI_SLAVE_WRITE IS
BEGIN
 WAIT UNTIL (falling_edge(CS));
 FOR i IN 23 DOWNTO 0 LOOP
     \mathsf{MISO} \mathrel{<=} \mathsf{SPI\_TX}(\mathsf{i});
   WAIT UNTIL (falling_edge(SCLK));
 END LOOP;
END SPI_SLAVE_WRITE;
BEGIN
   SPI_SLAVE_READ;
```

```
IF SPI_RX=X"BFFF00" THEN
       SPI_SLAVE_READ;
       IF SPI_RX=X"000180" THEN
         SPI_SLAVE_READ;
         IF SPI_RX=X"002000" THEN
           SPI_SLAVE_READ;
           IF SPI_RX=X"001401" THEN
             WHILE(TRUE) LOOP
               WAIT UNTIL (rising_edge(CNV));
               BUSY <= '1';
               WAIT FOR 300NS;
               BUSY <= '0';
               SPI_SLAVE_WRITE;
               SPI_TX := std_logic_vector(unsigned(SPI_TX)+1);
             END LOOP;
           END IF;
         END IF;
       END IF;
     END IF;
 END AD4030_BEHAVIOR;
begin
 tb_CLOCK <= not tb_CLOCK after clk_period / 2;
 UUT: AD4030_FSM
   port map (
     DATA
              => tb_DATA,
     CLOCK
             => tb_CLOCK,
     START
              => tb_START,
     DRDY
              => tb_DRDY,
     RESET
                  tb_RESET,
              =>
     MOSI
                  tb_MOSI,
     MISO
                 tb_MISO,
              =>
     SCLK
             =>
                 tb_SCLK,
     CS
            => tb_CS ,
     RST
                 tb_RST ,
            =>
     CNV
                tb_CNV ,
     BUSY
             => tb_BUSY
```

```
);
  {\tt HANDLE\_BLOCK\_PROC:process}
  begin
    wait until (falling_edge(tb_CLOCK));
    wait until (falling_edge(tb_CLOCK));
    wait until (falling_edge(tb_CLOCK));
    tb_RESET <= '0';
    wait until (falling_edge(tb_CLOCK));
    tb_RESET <= '1';
    wait until (falling_edge(tb_CLOCK));
    wait until (falling_edge(tb_CLOCK));
    wait until (falling_edge(tb_CLOCK));
    wait until (falling_edge(tb_CLOCK));
    tb_START <= '1';
    wait;
  end process;
  AD4030_MODEL_PROC :process
  begin
    AD4030\_BEHAVIOR(tb\_MISO, tb\_MOSI, tb\_SCLK, tb\_CS, tb\_RST, tb\_CNV, tb\_BUSY);
  end process;
end Behavioral;
```

# نتایج شبیه سازی



